- fix compile error on loongarch
- hw/loongarch: fix cpu hotplug reset
- hw/loongarch/boot: Use warn_report when no kernel filename
- hw/loongarch: clean code
- hw/loongarch: Add KVM pch msi device support
- hw/loongarch: Add KVM pch pic device support
- hw/loongarch: Add KVM extioi device support
- hw/loongarch: Add KVM IPI device support
- hw/loongarch/virt: Update the ACPI table for hotplug cpu
- hw/loongarch/virt: Add basic CPU plug support
- hw/loongarch/virt: Add CPU topology support
- accel/kvm/kvm-all: Fixes the missing break in vCPU unpark logic
- gdbstub: Add helper function to unregister GDB register space
- physmem: Add helper function to destroy CPU AddressSpace
- hw/acpi: Update CPUs AML with cpu-(ctrl)dev change
- hw/acpi: Update ACPI GED framework to support vCPU Hotplug
- hw/acpi: Move CPU ctrl-dev MMIO region len macro to common header file
- accel/kvm: Extract common KVM vCPU {creation,parking} code
- target/loongarch: Add steal time support on migration
- linux-headers: loongarch: Add kvm_para.h and unistd_64.h
- target/loongarch/kvm: Implement LoongArch PMU extension
- target/loongarch: Implement lbt registers save/restore function
- target/loongarch: Add loongson binary translation feature
- sync loongarch linux-headers
- target/loongarch: Avoid bits shift exceeding width of bool type
- target/loongarch: Use explicit little-endian LD/ST API
- target/loongarch: fix -Werror=maybe-uninitialized false-positive
- target/loongarch: Support QMP dump-guest-memory
- target/loongarch/kvm: Add vCPU reset function
- target/loongarch: Add compatible support about VM reboot
- target/loongarch: Fix cpu_reset set wrong CSR_CRMD
- target/loongarch: Set CSR_PRCFG1 and CSR_PRCFG2 values
- target/loongarch: Remove avail_64 in trans_srai_w() and simplify it
- target/loongarch/kvm: Add software breakpoint support
- target/loongarch: Add loongarch vector property unconditionally
- target/loongarch/kvm: Fix VM recovery from disk failures
- target/loongarch: Put cpucfg operation before CSR register
- target/loongarch: Add TCG macro in structure CPUArchState
- hw/arm/virt-acpi-build.c: Migrate SPCR creation to common location
- hw/loongarch/virt: Add FDT table support with acpi ged pm register
- hw/loongarch/virt: Add description for virt machine type
- hw/loongarch: Add acpi SPCR table support
- hw/loongarch: virt: pass random seed to fdt
- hw/loongarch: virt: support up to 4 serial ports
- hw/loongarch: Remove default enable with VIRTIO_VGA device
- hw/loongarch: Fix length for lowram in ACPI SRAT
- hw/loongarch/virt: Remove unused assignment
- hw/loongarch: Change the tpm support by default
- hw/loongarch/boot.c: fix out-of-bound reading
- hw/loongarch/virt: Use MemTxAttrs interface for misc ops
- tests/libqos: Add loongarch virt machine node
- hw/loongarch: Remove minimum and default memory size
- hw/loongarch: Refine system dram memory region
- hw/loongarch: Refine fwcfg memory map
- hw/loongarch: Refine fadt memory table for numa memory
- hw/loongarch: Refine acpi srat table for numa memory
- hw/loongarch: Add VM mode in IOCSR feature register in kvm mode
- hw/loongarch: Refine default numa id calculation
- hw/loongarch: Rename LoongArchMachineState with LoongArchVirtMachineState
- hw/loongarch: Rename LOONGARCH_MACHINE with LOONGARCH_VIRT_MACHINE
- hw/loongarch: move memory map to boot.c
- loongarch: switch boards to "default y"
- hw/loongarch: Add cells missing from rtc node
- hw/loongarch: Add cells missing from uart node
- hw/loongarch: fdt remove unused irqchip node
- hw/loongarch: fdt adds pcie irq_map node
- hw/loongarch: fdt adds pch_msi Controller
- hw/loongarch: fdt adds pch_pic Controller
- hw/loongarch: fdt adds Extend I/O Interrupt Controller
- hw/loongarch: fdt adds cpu interrupt controller node
- hw/loongarch: Init efi_fdt table
- hw/loongarch: Init efi_initrd table
- hw/loongarch: Init efi_boot_memmap table
- hw/loongarch: Init efi_system_table
- hw/loongarch: Add init_cmdline
- hw/loongarch: Add slave cpu boot_code
- hw/loongarch: Add load initrd
- hw/loongarch: Move boot functions to boot.c
Signed-off-by: Xianglai Li <lixianglai@loongson.cn>
(cherry picked from commit 04ca9e6c8ff19630116722240ae0136cea831c5c)
236 lines
6.9 KiB
Diff
236 lines
6.9 KiB
Diff
From 033e2a67885cf7347473e09454a6704074e05878 Mon Sep 17 00:00:00 2001
|
|
From: Bibo Mao <maobibo@loongson.cn>
|
|
Date: Mon, 6 May 2024 09:19:12 +0800
|
|
Subject: [PATCH 42/78] target/loongarch: Add TCG macro in structure
|
|
CPUArchState
|
|
|
|
In structure CPUArchState some struct elements are only used in TCG
|
|
mode, and it is not used in KVM mode. Macro CONFIG_TCG is added to
|
|
make it simpiler in KVM mode, also there is the same modification
|
|
in c code when these structure elements are used.
|
|
|
|
When VM runs in KVM mode, TLB entries are not used and do not need
|
|
migrate. It is only useful when it runs in TCG mode.
|
|
|
|
Signed-off-by: Bibo Mao <maobibo@loongson.cn>
|
|
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
|
|
Message-Id: <20240506011912.2108842-1-maobibo@loongson.cn>
|
|
Signed-off-by: Song Gao <gaosong@loongson.cn>
|
|
Signed-off-by: Xianglai Li <lixianglai@loongson.cn>
|
|
---
|
|
target/loongarch/cpu.c | 7 +++--
|
|
target/loongarch/cpu.h | 16 +++++++----
|
|
target/loongarch/cpu_helper.c | 9 ++++++
|
|
target/loongarch/machine.c | 52 ++++++++++++++++++++++++-----------
|
|
4 files changed, 60 insertions(+), 24 deletions(-)
|
|
|
|
diff --git a/target/loongarch/cpu.c b/target/loongarch/cpu.c
|
|
index f7b5dae7ed..220d40fb01 100644
|
|
--- a/target/loongarch/cpu.c
|
|
+++ b/target/loongarch/cpu.c
|
|
@@ -536,7 +536,9 @@ static void loongarch_cpu_reset_hold(Object *obj)
|
|
lacc->parent_phases.hold(obj);
|
|
}
|
|
|
|
+#ifdef CONFIG_TCG
|
|
env->fcsr0_mask = FCSR0_M1 | FCSR0_M2 | FCSR0_M3;
|
|
+#endif
|
|
env->fcsr0 = 0x0;
|
|
|
|
int n;
|
|
@@ -581,7 +583,9 @@ static void loongarch_cpu_reset_hold(Object *obj)
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
env->pc = 0x1c000000;
|
|
+#ifdef CONFIG_TCG
|
|
memset(env->tlb, 0, sizeof(env->tlb));
|
|
+#endif
|
|
if (kvm_enabled()) {
|
|
kvm_arch_reset_vcpu(env);
|
|
}
|
|
@@ -778,8 +782,7 @@ void loongarch_cpu_dump_state(CPUState *cs, FILE *f, int flags)
|
|
int i;
|
|
|
|
qemu_fprintf(f, " PC=%016" PRIx64 " ", env->pc);
|
|
- qemu_fprintf(f, " FCSR0 0x%08x fp_status 0x%02x\n", env->fcsr0,
|
|
- get_float_exception_flags(&env->fp_status));
|
|
+ qemu_fprintf(f, " FCSR0 0x%08x\n", env->fcsr0);
|
|
|
|
/* gpr */
|
|
for (i = 0; i < 32; i++) {
|
|
diff --git a/target/loongarch/cpu.h b/target/loongarch/cpu.h
|
|
index e3a15c593f..19bcad28de 100644
|
|
--- a/target/loongarch/cpu.h
|
|
+++ b/target/loongarch/cpu.h
|
|
@@ -275,6 +275,7 @@ union fpr_t {
|
|
VReg vreg;
|
|
};
|
|
|
|
+#ifdef CONFIG_TCG
|
|
struct LoongArchTLB {
|
|
uint64_t tlb_misc;
|
|
/* Fields corresponding to CSR_TLBELO0/1 */
|
|
@@ -282,23 +283,18 @@ struct LoongArchTLB {
|
|
uint64_t tlb_entry1;
|
|
};
|
|
typedef struct LoongArchTLB LoongArchTLB;
|
|
+#endif
|
|
|
|
typedef struct CPUArchState {
|
|
uint64_t gpr[32];
|
|
uint64_t pc;
|
|
|
|
fpr_t fpr[32];
|
|
- float_status fp_status;
|
|
bool cf[8];
|
|
-
|
|
uint32_t fcsr0;
|
|
- uint32_t fcsr0_mask;
|
|
|
|
uint32_t cpucfg[21];
|
|
|
|
- uint64_t lladdr; /* LL virtual address compared against SC */
|
|
- uint64_t llval;
|
|
-
|
|
/* LoongArch CSRs */
|
|
uint64_t CSR_CRMD;
|
|
uint64_t CSR_PRMD;
|
|
@@ -355,8 +351,16 @@ typedef struct CPUArchState {
|
|
uint64_t CSR_DERA;
|
|
uint64_t CSR_DSAVE;
|
|
|
|
+#ifdef CONFIG_TCG
|
|
+ float_status fp_status;
|
|
+ uint32_t fcsr0_mask;
|
|
+ uint64_t lladdr; /* LL virtual address compared against SC */
|
|
+ uint64_t llval;
|
|
+#endif
|
|
#ifndef CONFIG_USER_ONLY
|
|
+#ifdef CONFIG_TCG
|
|
LoongArchTLB tlb[LOONGARCH_TLB_MAX];
|
|
+#endif
|
|
|
|
AddressSpace *address_space_iocsr;
|
|
bool load_elf;
|
|
diff --git a/target/loongarch/cpu_helper.c b/target/loongarch/cpu_helper.c
|
|
index f68d63f466..39037eecb4 100644
|
|
--- a/target/loongarch/cpu_helper.c
|
|
+++ b/target/loongarch/cpu_helper.c
|
|
@@ -11,6 +11,7 @@
|
|
#include "internals.h"
|
|
#include "cpu-csr.h"
|
|
|
|
+#ifdef CONFIG_TCG
|
|
static int loongarch_map_tlb_entry(CPULoongArchState *env, hwaddr *physical,
|
|
int *prot, target_ulong address,
|
|
int access_type, int index, int mmu_idx)
|
|
@@ -154,6 +155,14 @@ static int loongarch_map_address(CPULoongArchState *env, hwaddr *physical,
|
|
|
|
return TLBRET_NOMATCH;
|
|
}
|
|
+#else
|
|
+static int loongarch_map_address(CPULoongArchState *env, hwaddr *physical,
|
|
+ int *prot, target_ulong address,
|
|
+ MMUAccessType access_type, int mmu_idx)
|
|
+{
|
|
+ return TLBRET_NOMATCH;
|
|
+}
|
|
+#endif
|
|
|
|
static hwaddr dmw_va2pa(CPULoongArchState *env, target_ulong va,
|
|
target_ulong dmw)
|
|
diff --git a/target/loongarch/machine.c b/target/loongarch/machine.c
|
|
index ec5abe56db..4bbf495d6b 100644
|
|
--- a/target/loongarch/machine.c
|
|
+++ b/target/loongarch/machine.c
|
|
@@ -8,6 +8,7 @@
|
|
#include "qemu/osdep.h"
|
|
#include "cpu.h"
|
|
#include "migration/cpu.h"
|
|
+#include "sysemu/tcg.h"
|
|
#include "vec.h"
|
|
#include "kvm/kvm_loongarch.h"
|
|
#include "sysemu/kvm.h"
|
|
@@ -111,19 +112,6 @@ static const VMStateDescription vmstate_lasx = {
|
|
},
|
|
};
|
|
|
|
-/* TLB state */
|
|
-const VMStateDescription vmstate_tlb = {
|
|
- .name = "cpu/tlb",
|
|
- .version_id = 0,
|
|
- .minimum_version_id = 0,
|
|
- .fields = (VMStateField[]) {
|
|
- VMSTATE_UINT64(tlb_misc, LoongArchTLB),
|
|
- VMSTATE_UINT64(tlb_entry0, LoongArchTLB),
|
|
- VMSTATE_UINT64(tlb_entry1, LoongArchTLB),
|
|
- VMSTATE_END_OF_LIST()
|
|
- }
|
|
-};
|
|
-
|
|
static int cpu_post_load(void *opaque, int version_id)
|
|
{
|
|
#ifdef CONFIG_KVM
|
|
@@ -142,6 +130,38 @@ static int cpu_pre_save(void *opaque)
|
|
return 0;
|
|
}
|
|
|
|
+#if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY)
|
|
+static bool tlb_needed(void *opaque)
|
|
+{
|
|
+ return tcg_enabled();
|
|
+}
|
|
+
|
|
+/* TLB state */
|
|
+static const VMStateDescription vmstate_tlb_entry = {
|
|
+ .name = "cpu/tlb_entry",
|
|
+ .version_id = 0,
|
|
+ .minimum_version_id = 0,
|
|
+ .fields = (VMStateField[]) {
|
|
+ VMSTATE_UINT64(tlb_misc, LoongArchTLB),
|
|
+ VMSTATE_UINT64(tlb_entry0, LoongArchTLB),
|
|
+ VMSTATE_UINT64(tlb_entry1, LoongArchTLB),
|
|
+ VMSTATE_END_OF_LIST()
|
|
+ }
|
|
+};
|
|
+
|
|
+static const VMStateDescription vmstate_tlb = {
|
|
+ .name = "cpu/tlb",
|
|
+ .version_id = 0,
|
|
+ .minimum_version_id = 0,
|
|
+ .needed = tlb_needed,
|
|
+ .fields = (const VMStateField[]) {
|
|
+ VMSTATE_STRUCT_ARRAY(env.tlb, LoongArchCPU, LOONGARCH_TLB_MAX,
|
|
+ 0, vmstate_tlb_entry, LoongArchTLB),
|
|
+ VMSTATE_END_OF_LIST()
|
|
+ }
|
|
+};
|
|
+#endif
|
|
+
|
|
/* LoongArch CPU state */
|
|
const VMStateDescription vmstate_loongarch_cpu = {
|
|
.name = "cpu",
|
|
@@ -212,9 +232,6 @@ const VMStateDescription vmstate_loongarch_cpu = {
|
|
VMSTATE_UINT64(env.CSR_DBG, LoongArchCPU),
|
|
VMSTATE_UINT64(env.CSR_DERA, LoongArchCPU),
|
|
VMSTATE_UINT64(env.CSR_DSAVE, LoongArchCPU),
|
|
- /* TLB */
|
|
- VMSTATE_STRUCT_ARRAY(env.tlb, LoongArchCPU, LOONGARCH_TLB_MAX,
|
|
- 0, vmstate_tlb, LoongArchTLB),
|
|
|
|
VMSTATE_UINT64(kvm_state_counter, LoongArchCPU),
|
|
|
|
@@ -224,6 +241,9 @@ const VMStateDescription vmstate_loongarch_cpu = {
|
|
&vmstate_fpu,
|
|
&vmstate_lsx,
|
|
&vmstate_lasx,
|
|
+#if defined(CONFIG_TCG) && !defined(CONFIG_USER_ONLY)
|
|
+ &vmstate_tlb,
|
|
+#endif
|
|
NULL
|
|
}
|
|
};
|
|
--
|
|
2.39.1
|
|
|