166 lines
4.2 KiB
Diff
166 lines
4.2 KiB
Diff
|
|
This backport contains 1 patch from gcc main stream tree.
|
||
|
|
The commit id of these patchs list as following in the order of time.
|
||
|
|
|
||
|
|
7a6588fe65432c0f1a8b5fdefba81700ebf88711
|
||
|
|
0001-aarch64-Fix-ash-lr-lshr-mode-3-expanders-PR94488.patch
|
||
|
|
|
||
|
|
diff --git a/gcc/config/aarch64/aarch64-simd.md b/gcc/config/aarch64/aarch64-simd.md
|
||
|
|
index 24a11fb5040..9f0e2bd1e6f 100644
|
||
|
|
--- a/gcc/config/aarch64/aarch64-simd.md
|
||
|
|
+++ b/gcc/config/aarch64/aarch64-simd.md
|
||
|
|
@@ -1105,31 +1105,17 @@
|
||
|
|
tmp));
|
||
|
|
DONE;
|
||
|
|
}
|
||
|
|
- else
|
||
|
|
- {
|
||
|
|
- operands[2] = force_reg (SImode, operands[2]);
|
||
|
|
- }
|
||
|
|
- }
|
||
|
|
- else if (MEM_P (operands[2]))
|
||
|
|
- {
|
||
|
|
- operands[2] = force_reg (SImode, operands[2]);
|
||
|
|
}
|
||
|
|
|
||
|
|
- if (REG_P (operands[2]))
|
||
|
|
- {
|
||
|
|
- rtx tmp = gen_reg_rtx (<MODE>mode);
|
||
|
|
- emit_insn (gen_aarch64_simd_dup<mode> (tmp,
|
||
|
|
- convert_to_mode (<VEL>mode,
|
||
|
|
- operands[2],
|
||
|
|
- 0)));
|
||
|
|
- emit_insn (gen_aarch64_simd_reg_sshl<mode> (operands[0], operands[1],
|
||
|
|
- tmp));
|
||
|
|
- DONE;
|
||
|
|
- }
|
||
|
|
- else
|
||
|
|
- FAIL;
|
||
|
|
-}
|
||
|
|
-)
|
||
|
|
+ operands[2] = force_reg (SImode, operands[2]);
|
||
|
|
+
|
||
|
|
+ rtx tmp = gen_reg_rtx (<MODE>mode);
|
||
|
|
+ emit_insn (gen_aarch64_simd_dup<mode> (tmp, convert_to_mode (<VEL>mode,
|
||
|
|
+ operands[2],
|
||
|
|
+ 0)));
|
||
|
|
+ emit_insn (gen_aarch64_simd_reg_sshl<mode> (operands[0], operands[1], tmp));
|
||
|
|
+ DONE;
|
||
|
|
+})
|
||
|
|
|
||
|
|
(define_expand "lshr<mode>3"
|
||
|
|
[(match_operand:VDQ_I 0 "register_operand")
|
||
|
|
@@ -1152,31 +1138,19 @@
|
||
|
|
tmp));
|
||
|
|
DONE;
|
||
|
|
}
|
||
|
|
- else
|
||
|
|
- operands[2] = force_reg (SImode, operands[2]);
|
||
|
|
- }
|
||
|
|
- else if (MEM_P (operands[2]))
|
||
|
|
- {
|
||
|
|
- operands[2] = force_reg (SImode, operands[2]);
|
||
|
|
}
|
||
|
|
|
||
|
|
- if (REG_P (operands[2]))
|
||
|
|
- {
|
||
|
|
- rtx tmp = gen_reg_rtx (SImode);
|
||
|
|
- rtx tmp1 = gen_reg_rtx (<MODE>mode);
|
||
|
|
- emit_insn (gen_negsi2 (tmp, operands[2]));
|
||
|
|
- emit_insn (gen_aarch64_simd_dup<mode> (tmp1,
|
||
|
|
- convert_to_mode (<VEL>mode,
|
||
|
|
- tmp, 0)));
|
||
|
|
- emit_insn (gen_aarch64_simd_reg_shl<mode>_unsigned (operands[0],
|
||
|
|
- operands[1],
|
||
|
|
- tmp1));
|
||
|
|
- DONE;
|
||
|
|
- }
|
||
|
|
- else
|
||
|
|
- FAIL;
|
||
|
|
-}
|
||
|
|
-)
|
||
|
|
+ operands[2] = force_reg (SImode, operands[2]);
|
||
|
|
+
|
||
|
|
+ rtx tmp = gen_reg_rtx (SImode);
|
||
|
|
+ rtx tmp1 = gen_reg_rtx (<MODE>mode);
|
||
|
|
+ emit_insn (gen_negsi2 (tmp, operands[2]));
|
||
|
|
+ emit_insn (gen_aarch64_simd_dup<mode> (tmp1,
|
||
|
|
+ convert_to_mode (<VEL>mode, tmp, 0)));
|
||
|
|
+ emit_insn (gen_aarch64_simd_reg_shl<mode>_unsigned (operands[0], operands[1],
|
||
|
|
+ tmp1));
|
||
|
|
+ DONE;
|
||
|
|
+})
|
||
|
|
|
||
|
|
(define_expand "ashr<mode>3"
|
||
|
|
[(match_operand:VDQ_I 0 "register_operand")
|
||
|
|
@@ -1199,31 +1173,19 @@
|
||
|
|
tmp));
|
||
|
|
DONE;
|
||
|
|
}
|
||
|
|
- else
|
||
|
|
- operands[2] = force_reg (SImode, operands[2]);
|
||
|
|
- }
|
||
|
|
- else if (MEM_P (operands[2]))
|
||
|
|
- {
|
||
|
|
- operands[2] = force_reg (SImode, operands[2]);
|
||
|
|
}
|
||
|
|
|
||
|
|
- if (REG_P (operands[2]))
|
||
|
|
- {
|
||
|
|
- rtx tmp = gen_reg_rtx (SImode);
|
||
|
|
- rtx tmp1 = gen_reg_rtx (<MODE>mode);
|
||
|
|
- emit_insn (gen_negsi2 (tmp, operands[2]));
|
||
|
|
- emit_insn (gen_aarch64_simd_dup<mode> (tmp1,
|
||
|
|
- convert_to_mode (<VEL>mode,
|
||
|
|
- tmp, 0)));
|
||
|
|
- emit_insn (gen_aarch64_simd_reg_shl<mode>_signed (operands[0],
|
||
|
|
- operands[1],
|
||
|
|
- tmp1));
|
||
|
|
- DONE;
|
||
|
|
- }
|
||
|
|
- else
|
||
|
|
- FAIL;
|
||
|
|
-}
|
||
|
|
-)
|
||
|
|
+ operands[2] = force_reg (SImode, operands[2]);
|
||
|
|
+
|
||
|
|
+ rtx tmp = gen_reg_rtx (SImode);
|
||
|
|
+ rtx tmp1 = gen_reg_rtx (<MODE>mode);
|
||
|
|
+ emit_insn (gen_negsi2 (tmp, operands[2]));
|
||
|
|
+ emit_insn (gen_aarch64_simd_dup<mode> (tmp1, convert_to_mode (<VEL>mode,
|
||
|
|
+ tmp, 0)));
|
||
|
|
+ emit_insn (gen_aarch64_simd_reg_shl<mode>_signed (operands[0], operands[1],
|
||
|
|
+ tmp1));
|
||
|
|
+ DONE;
|
||
|
|
+})
|
||
|
|
|
||
|
|
(define_expand "vashl<mode>3"
|
||
|
|
[(match_operand:VDQ_I 0 "register_operand")
|
||
|
|
diff --git a/gcc/testsuite/gcc.c-torture/compile/pr94488.c b/gcc/testsuite/gcc.c-torture/compile/pr94488.c
|
||
|
|
new file mode 100644
|
||
|
|
index 00000000000..6e20a4168de
|
||
|
|
--- /dev/null
|
||
|
|
+++ b/gcc/testsuite/gcc.c-torture/compile/pr94488.c
|
||
|
|
@@ -0,0 +1,22 @@
|
||
|
|
+/* PR target/94488 */
|
||
|
|
+
|
||
|
|
+typedef unsigned long V __attribute__((__vector_size__(16)));
|
||
|
|
+typedef long W __attribute__((__vector_size__(16)));
|
||
|
|
+
|
||
|
|
+void
|
||
|
|
+foo (V *x, unsigned long y)
|
||
|
|
+{
|
||
|
|
+ *x = *x >> (unsigned int) y;
|
||
|
|
+}
|
||
|
|
+
|
||
|
|
+void
|
||
|
|
+bar (V *x, unsigned long y)
|
||
|
|
+{
|
||
|
|
+ *x = *x << (unsigned int) y;
|
||
|
|
+}
|
||
|
|
+
|
||
|
|
+void
|
||
|
|
+baz (W *x, unsigned long y)
|
||
|
|
+{
|
||
|
|
+ *x = *x >> (unsigned int) y;
|
||
|
|
+}
|